---+ RD53A test at LBL git clone https://gitlab.cern.ch/YARR/YARR-FW.git cd YARR-FW git fetch <br />git checkout devel<br />git branch <br /><br /> cd scripts ./ip-160-325.sh cd ../ cd syn/xpressk7 # modify file : app.vhd line 740 # add not for VHDCI card(lbnl passive). keep without "not" for Ohio card. # I => not fe_cmd_o(I) -- Buffer input <br /><br /> cd ../../ ; cd rtl/kintex7/rx-core # check file : aurora_rx_lane.vhd line 278 # in case Ohio or LBNL passive, keep datain_p as is. in case LBNL active, change this to datain_n # din => datain_p,<br /><br /> # compile # recommended : vivado 2016.2 cd syn/xpressk7/bram_rd53a_quad_lbnl-325/<br />make <br />--> rename bit file # flash bit file to FPGA python flash.py --> choose file git clone https://gitlab.cern.ch/YARR/YARR.git cd YARR git fetch <br />git checkout rd53a<br />cd src make # execute before testing chips # test for DMA trasfer and clean up fifo ./bin/test # digital injection for only 3 pixels. ./bin/rd53a_test result is like : [Data] : COL(12) ROW(0) PAR(1) TOT(15,11,15,11)<br />[Data] : COL(12) ROW(1) PAR(1) TOT(15,11,15,15)<br /><br /> # config file (not yet ready) : hard corded in : libRd53a/Rd53aGlobalCfg.cpp libRd53a/Rd53aPixelCfg.cpp ---++ readpixreg & treshold scan (temp) add file : rd53a_readpixreg.cpp rd53a_proto_thresholdscan.cpp in tools dir add file : thresholdscan.sh in src dir run : ./bin/readpixreg -r 100 -v * note : need to take a look at the LV current since current get higher than normal due to fill non-zero bit to register (if you write 0x0707 for synchronous 0xffff for linear and differential to the all resister current is upto 0.8A) -- %USERSIG{AtlasjSilicon - 2018-02-16}% ---++ Comments %COMMENT%
This topic: Main
>
WebHome
>
FermilabTestbeamTop
>
FermilabTestbeam2018
>
RD53AtestAtLBL
Topic revision: r2 - 2018-02-17 - AtlasjSilicon
Copyright © 2008-2025 by the contributing authors. All material on this collaboration platform is the property of the contributing authors.
Ideas, requests, problems regarding TWiki?
Send feedback